

# How NVMe and 3D XPoint Will Create a New Datacenter Architecture

Emilio Billi CTO A3Cube Inc

Flash Memory Summit 2016 Santa Clara, CA

1



# The Storage Paradigm Shift

To understand the future of the storage-memory devices we need to consider two things:



(\*) David A. Patterson, Daniel W. Hillis, Seymour Cray & Others...

#### <u>Second</u>

Modern applications like Data Analytics, Machine Learning Training, Data Mining ... are using storage actively in the same way that past applications used computation

We are moving from HPC to HPD in all the everyday operations

Flash Memory Summit 2016 Santa Clara, CA



# We need to start with a little bit of theory

#### Storage Architecture: Symmetric Storage Access



- Old Type of Storage Shared Architecture (The FC concept with a modern variants)
- · Difficult to optimize at application level and application tuning
- No proximity algorithm
- Generic Type of Storage (No application specific optimization)

Flash Memory Summit 2016 Santa Clara, CA



# We need to start with a little bit of theory (cont.)



Flash Memory Summit 20 Santa Clara, CA

# We need to start with a little bit of theory (cont.)

#### NUFA Architecture: the new concept designed for modern applications and devices



New radical approach

emorv

- Fit with modern application data pattern
- Extremely optimizable
- Cost effective (lower Capex and Opex)

Flash Memory Summit 2016 Santa Clara, CA



# We need to start with a little bit of theory (cont.)

#### Symmetric Data Access vs NUFA Architecture



## Hybrid implementations are possible for easy capacity scaling

Flash Memory Summit 2016 Santa Clara, CA



#### What Are bandwidth and Latency and where is the Problem

- Bandwidth is easier to understand than Latency
- 100 Gbit/s seem faster than 1 us network

#### **Example of High Bandwidth**

Move 100s of people in a single shot



- Cold Storage relays on Bandwidth
- Hot storage relays on latency

#### **Example of Low Latency**

Move 1 person extremely fast

Design to win in short distance



Modern application are latency driven (e.g. Analytics, Fast Databases, Machine Learning ...) not bandwidth driven

Flash Memory Summit 2016 Santa Clara, CA



#### What we can said about latency:

- Latency is the most critical performance factor because it directly affects system data exchange time.
- Latency means **lost time**; time that could have been spent more productively producing computational results, but it is instead spent waiting for I/O resources to become available.
- Latency is the "**application stealth tax**", silently extending the elapsed times of individual computational tasks and processes, which then take longer to execute.
- Once all such delays are accounted for, the overall system performance can drop significantly.
- System latency performance matters and not just at the storage device level, but across the system, through system, inter nodes fabric, and software applications.

Flash Memory Summit 2016 Santa Clara, CA



Hardware Latency vs Real-Latency

To evaluate the application performance we need to pay attention to the **REAL-LATENCY** (Hardware+ Drivers, Kernel, APIs ...)

This is the latency that really impacts on the application

#### **Example with Ethernet**:

Eth Hardware Latency: 100-150 ns, MAC average modern NICs

Eth **<u>Real-Latency</u>**: 10 us Standard TCP/IP (Zero Byte)

Flash Memory Summit 2016 Santa Clara, CA



#### Why with NVMe latency is important and with 3D XPoint will be critical



#### **Consideration about Real-Latency**

@ Each hop (e.g. network switches) the situation become worst and worst



**Standard Network Interconnection** 

#### Why with NVMe latency is important and with 3D XPoint will be critical

**Consideration about Real-Latency** 



Flash Memory Summit 2016 Santa Clara, CA



Flash Memory Summit 2016 Santa Clara, CA



Why with NVMe latency is important and with 3D XPoint will be critical

#### Some key points that we need to consider:

- > 3D XPoint average latency R/W 100-500 ns
- > 3D XPoint byte addressable
- > 3D XPoint can act as memory device
- > Can be used by application as memory devices
- > It is not just a faster storage device

Flash Memory Summit 2016 Santa Clara, CA



Why with NVMe latency is important and with 3D XPoint will be critical



**Standard Network Interconnection** 

Flash Memory Summit 2016 Santa Clara, CA



# **3D XPoint Scale-Out Challenges**

- Maintaining Ultra Low Latency between data across local and remote devices
- Use proximity to take maximum advantages form Byte addressability (System Memory Extension)
- Combining sophisticated technology in a new way:
  - Direct Addressability (extension of mmalloc ...)
  - Open Channel architecture managed using distributed kernel approaches or "replicated multi-kernels approach" to achieve cluster wide optimization

Flash Memory Summit 2016 Santa Clara, CA



Efficient Memory Clustering 3D XPoint Scale-Out Global memory pools

# **3D XPoint Scale-Out Solutions**

Advanced use of PCIe direct memory injection @ Cluster level

Fully working product on the market (e.g. RONNIEE Express ™ , Dolphin IXH )

CPU as NIC for direct remote memory injection

Example and numbers:

#### The RONNIEE Express<sup>™</sup> Direct Interconnect System



**Direct Memory** 



4 Bytes Latency from 480ns ultra low jittering

Software Included

Real-Latency Application to Application

Flash Memory Summit 2016 Santa Clara, CA



# **3D XPoint Scale-Out Solutions**

#### @ Architectural Level



From the concept of NUMA (Non Uniform Memory Access) to the concept of NUFA (Non Uniform File system Access)

Flash Memory Summit 2016 Santa Clara, CA



NVMe and 3D XPoint Advanced Features

Other advanced features built in the NVMe interface that enable new kind of efficient architectures @ datacenter level

NVMe and 3D XPoint in combination with PCIe cluster wide global memory mapping or over RDMA features permit to open new datanceter scenarios.

The Cluster SR-IOV (Single Route IO Virtualization)

Flash Memory Summit 2016 Santa Clara, CA



# Introducing Cluster wide SR-IOV

#### How today PCIe SR-IOV is used



A) Single Server → Multiple Virtual Machines

**B) Hypervisor** 

C) SR-IOV Card in the main server (Host)

Flash Memory Summit 2016 Santa Clara, CA



# Introducing Cluster wide SR-IOV (cont.)

Distributed PCIe discovery: operating system and virtual machines enable remote discovery, addressing, access and use of standard PCIe devices.



Flash Memory Summit 2016 Santa Clara, CA



# Introducing cluster wide SR-IOV (cont.)



- 1) Operating System Transparent
- 2) Virtual Device uses original OS driver (no modification)

3) NVMe(s) are seen as local by all the servers (Un-Supervised Sharing: No software control involved, native direct disks access)

Utilization made easy using unmodified shared disk file system

OCFS2 Oracle GFS Redhat GPFS IBM

. . . .

Or using multiple partitions inside the disks

Flash Memory Summit 2016 Santa Clara, CA



# Introducing Cluster wide SR-IOV (cont.)

#### **From Unsupervised Sharing**



#### **To Distributed Supervised Sharing**



Flash Memory Summit 2016 Santa Clara, CA

Emilio Billi - A3Cube Inc

22



# The Key Points of the Parallel IO Manager Layer

Distributed Supervised Sharing



A new way to think about NVMe sharing:

- 1) Symmetrically sharing devices across different nodes
- 2) Managing cooperative caching and memory proximity
- 3) Access distributed data in fully parallel way form any nodes and from any application



# How architecture impacts on application performance

Flash Memory Summit 2016 Santa Clara, CA



# A Benchmark

Application: Hadoop

Comparison between:

A) Standard implementation with NVMe as storage and Infiniband FDR (IPoIB) 56 Gbit/s

**B)** NUFA Architecture (\*) (Same hardware of point A with : Distributed Data Management, Pervasive SR-IOV, direct NVMe data access (with proximity) )

Simple test : 40 GB Teragen

(\*) Fortissimo Foundation is a commercial product the first introduce all the technology described before (including direct memory injection) on standard server.

Flash Memory Summit 2016 Santa Clara, CA



Same hardware, same storage, same NVMe different architecture organization

B

(Hardware configuration available on request)

Flash Memory Summit 2016 Santa Clara, CA



# Machine Learning Data Path and Architecture

# The "Data/Computing Cycle" for the foreseeable future





Machine Learning Training Data Challenges

- Massive Datasets
- Massively Parallel Computation and Data Operation
- 1000s of Iterations
- Intense use of Map Reduce
- Hybrid computing (possibility for direct accelerators storage access)

Flash Memory Summit 2016 Santa Clara, CA



# Machine Learning Training Data Challenges

In a Nutshell:

# All Computation is the same (\*) (Results = Math + Data)



To get results faster, two things need to happen:

- Faster Data (Reducing data access latency)
- Faster Math (Reducing computation latency)

\*) David A. Patterson, Daniel W. Hillis, Seymour Cray & Others...

Flash Memory Summit 2016 Santa Clara, CA



# Coming back to the architecture

## **High Bandwidth**



It is useful if you need to carry large amount of data from A to B

#### Completely unusual in massive parallel scenarios with multiple time critical data path if there is not also low latency combined.

#### Low Latency



Analytic and ML require to exchange data between 1000s of computational and storage devices cores distributed between different nodes, using different path (not just A to B)

# NVMe , 3D XPoint are able perfectly to support that but only considering the total architecture

Flash Memory Summit 2016 Santa Clara, CA



# Coming back to the architecture (cont.)

# **The Storage Paradox**

Why working at architectural level instead at software level only



By putting new technologies (SSDs, PCIe SSDs, ... adding complex software and ...) under the hood of an old storage scale OUT architecture you doesn't create a new system and you doesn't achieve a real high level of performance.

#### Faster are the devices better design is require in the overall system architecture

Flash Memory Summit 2016 Santa Clara, CA



# Thank you

# **Questions?**

Flash Memory Summit 2016 Santa Clara, CA