

#### The In-place Working Storage Tier

### **Opportunities for Software Innovators**

Ken Gibson, Intel Director, Memory SW Architecture

### I/O Latency Will Soon Exceed Media Latency

Fla







The File I/O Programming Model



#### Establishing the Open Persistent Memory Programming Model



http://snia.org/sites/default/files/NVMProgrammingModel\_v1.pdf

# Flash Memory The Open Industry Programming Model





#### **Software Adoption**





#### Creating the API The Open Source NVM Library







Intercepting I/O to add Durability and Compliance



#### Write I/O Replaced with Persist Points



#### The End State Memory as the New Active Storage Tier



#### Working Memory and Hot Storage Tier Merge



- Learn about the Persistent Memory programming model <u>http://www.snia.org/forums/sssi/nvmp</u>
- Join the pmem NVM Libraries Open Source project <u>http://pmem.io</u>
- Read the documents and code supporting ACPI 6.1 and Linux NFIT drivers <u>http://www.uefi.org/sites/default/files/resources/ACPI\_6.1.pdf</u> <u>https://github.com/pmem/ndctl</u> <u>http://pmem.io/documents/</u> <u>https://github.com/01org/prd</u>
- ➢ Intel 3D XPoint<sup>™</sup> Memory

http://www.intel.com/content/www/us/en/architecture-and-technology/non-volatile-memory.html



## **Thank You**